ASIC implementation flow infrastructure, successor to OpenLane
-
Updated
Apr 23, 2026 - Python
ASIC implementation flow infrastructure, successor to OpenLane
High-Efficiency 16-bit BFloat16 Multiply-Accumulate (MAC) Unit for ML Acceleration. Verified for SkyWater 130nm (TinyTapeout 07). Includes FP32 accumulation and streaming I/O.
Chipathon 2026 workshop padring fork of wafer-space/gf180mcu-project-template - adds a workshop slot mirroring JuanMoya/padring_gf180 as a native LibreLane slot.
Chipathon GF180MCU LibreLane examples: 5 hands-on notebooks (counter bare-block, chip-top with macro, workshop slot use, multi-macro counter+ALU) for the chipathon-2026-gf180mcu-padring fork.
AI/LLM-assisted circuit design using opensource tools
Add a description, image, and links to the librelane topic page so that developers can more easily learn about it.
To associate your repository with the librelane topic, visit your repo's landing page and select "manage topics."